## Lovely Professional University, Punjab

| Course Code               | Course Title                                                                                        | Course Planner                                     | Lectures | Tutorials | Practicals | Credits |
|---------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------|----------|-----------|------------|---------|
| CAP208                    | COMPUTER ORGANIZATION AND DESIGN                                                                    | PUTER ORGANIZATION AND DESIGN 12348::Monika Kalani |          |           |            | 4       |
| Course Weightage          | htage ATT: 5 CA: 25 MTT: 20 ETT: 50 Exam Category: 13: Mid Term Exam: All MCQ – End Term Subjective |                                                    |          |           | rm Exam: M | ICQ +   |
| <b>Course Orientation</b> | KNOWLEDGE ENHANCEMENT                                                                               |                                                    |          |           |            |         |

|       | TextBooks (T)                                                           |                                                               |                        |  |  |  |  |  |
|-------|-------------------------------------------------------------------------|---------------------------------------------------------------|------------------------|--|--|--|--|--|
| Sr No | Title                                                                   | Author                                                        | Publisher Name PEARSON |  |  |  |  |  |
| Γ-1   | COMPUTER SYSTEM<br>ARCHITECTURE                                         | MORRIS MANO                                                   |                        |  |  |  |  |  |
|       | Reference Books ( R )                                                   |                                                               |                        |  |  |  |  |  |
| Sr No | Title                                                                   | Author                                                        | Publisher Name         |  |  |  |  |  |
| R-1   | COMPUTER ORGANIZATION AND ARCHITECTURE                                  | V RAJARAMAN                                                   | PRENTICE HALL          |  |  |  |  |  |
| R-2   | COMPUTER ARCHITECTURE A QUANTITATIVE APPROACH                           | DAVID A PATTERSON                                             | PRENTICE HALL          |  |  |  |  |  |
| R-3   | COMPUTER ORGANIZATION<br>AND ARCHITECTURE:<br>DESIGNING AND PERFORMANCE | WILLIAM STALLINGS                                             | PEARSON                |  |  |  |  |  |
| R-4   | COMPUTER ORGANIZATION                                                   | V. CARL HAMACHER,<br>SAFWAT G. ZAKY AND<br>ZVONKO G. VRANESIC | MCGRAW HILL EDUCATION  |  |  |  |  |  |

| Other Reading | Other Reading ( OR )                                                            |  |  |  |  |  |
|---------------|---------------------------------------------------------------------------------|--|--|--|--|--|
| Sr No         | Journals articles as Compulsary reading (specific articles, complete reference) |  |  |  |  |  |
| OR-1          | http://jes.eurasipjournals.com/content/2009/1/758480,                           |  |  |  |  |  |

| Relevant Websites (RW) |                                                                                 |                                                                   |  |  |  |  |  |  |
|------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------|--|--|--|--|--|--|
| Sr No                  | (Web address) (only if relevant to the course)                                  | Salient Features                                                  |  |  |  |  |  |  |
| RW-1                   | http://www.cs.iastate.edu/~prabhu/Tutorial/title.html                           | Brief introduction about addressing Modes and Instruction formats |  |  |  |  |  |  |
| RW-2                   | http://www.tutorialspoint.com/computer_logical_organization/                    | Practical examples on Number System and gates                     |  |  |  |  |  |  |
| RW-3                   | http://www.labri.fr/perso/strandh/Teaching/AMP/Common/Strandh-Tutorial/Dir.html | Explanation of Registers and Multiplexers                         |  |  |  |  |  |  |
| RW-4                   | http://bottomupcs.sourceforge.net/csbu/c1453.htm                                | Components of CPU explained                                       |  |  |  |  |  |  |
| RW-5                   | http://www.personal.kent.edu/~rmuhamma/ComArchitec/comArchitec.html             | Explanation of Pipeline Processing                                |  |  |  |  |  |  |

An instruction plan is only a tentative plan. The teacher may make some changes in his/her teaching plan. The students are advised to use syllabus for preparation of all examinations. The students are expected to keep themselves updated on the contemporary issues related to the course. Upto 20% of the questions in any examination/Academic tasks can be asked from such issues even if not explicitly mentioned in the instruction plan.

| Audio Visual Aids ( AV ) |                                                                 |                                                                               |  |  |  |  |
|--------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------|--|--|--|--|
| Sr No                    | (AV aids) (only if relevant to the course)                      | Salient Features                                                              |  |  |  |  |
| AV-1                     | http://nptel.ac.in/video.php?subjectId=106102062                | Explanation of Instruction sets, Memory Hierarchy and Input output subsystems |  |  |  |  |
| AV-2                     | http://freevideolectures.com/Course/2274/Computer-Architecture# | Introduction to computer architecture                                         |  |  |  |  |
| AV-3                     | https://www.youtube.com/watch?v=BJ87rZCGWU0                     | Basics of computer architecture                                               |  |  |  |  |

| LTP week distribution: (LTP Weeks) |   |  |  |  |  |  |
|------------------------------------|---|--|--|--|--|--|
| Weeks before MTE                   | 7 |  |  |  |  |  |
| Weeks After MTE                    | 7 |  |  |  |  |  |
| Spill Over (Lecture)               | 8 |  |  |  |  |  |

## **Detailed Plan For Lectures**

| Week<br>Number | Lecture<br>Number | Broad Topic(Sub Topic)                                     | Chapters/Sections of<br>Text/reference<br>books | Other Readings,<br>Relevant Websites,<br>Audio Visual Aids,<br>software and Virtual<br>Labs | Lecture Description                                                                                                                                                                        | <b>Learning Outcomes</b>                                                                                                                                                                                      | Pedagogical Tool<br>Demonstration/<br>Case Study /<br>Images /<br>animation / ppt<br>etc. Planned | Live Examples                                                                    |
|----------------|-------------------|------------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| Week 1         | Lecture 1         | Register Transfer and<br>Microoperations(Number<br>System) | T-1<br>R-1                                      |                                                                                             | L1:Introductory lecture<br>L0: Lecture 0                                                                                                                                                   | L1:As a result of this lecture student will understand the importance of computer architecture its design and organization                                                                                    | Blend of<br>powerpoint<br>presentation with<br>AV                                                 |                                                                                  |
|                | Lecture 2         | Register Transfer and<br>Microoperations<br>(Compliments)  | T-1                                             |                                                                                             | L2: Detailed explanation of Number System including Binary,Decimal, Octal and Hexadecimal L3: Complements of number like 1's complement,2's complement,9's complement,10's complement etc. | L2: As a result of this lecture student will understand that how users in different langauge can interact with computers in binary form. L3:Students will learn to do the complements of the any given number | Demonstration using board or presentation                                                         | 1's complement<br>of 1100 is 0011<br>2's complement<br>of 1100 is<br>0011+1=0100 |

| Week 1 | Lecture 3 | Register Transfer and Microoperations (Compliments)                                           | T-1        |              | L2: Detailed explanation of Number System including Binary,Decimal, Octal and Hexadecimal L3: Complements of number like 1's complement,2's complement,9's complement,10's complement etc. | L2: As a result of this lecture student will understand that how users in different langauge can interact with computers in binary form. L3:Students will learn to do the complements of the any given number         | Demonstration<br>using board or<br>presentation   | 1's complement<br>of 1100 is 0011<br>2's complement<br>of 1100 is<br>0011+1=0100                                                   |
|--------|-----------|-----------------------------------------------------------------------------------------------|------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
|        | Lecture 4 | Register Transfer and<br>Microoperations(Fixed point<br>and floating point<br>representation) | T-1<br>R-2 |              | L4: Floating point numbers and its explanation L5: Fixed Point representation that includes arithmetic addition and subtraction                                                            | L4: Student will learn<br>the conversion of<br>floating point<br>numbers into other<br>number systems<br>L5: Student will learn<br>the difference<br>between fixed point<br>representation and its<br>error detection | Demonstration on white board                      | 10.0111 to decimal:                                                                                                                |
| Week 2 | Lecture 5 | Register Transfer and<br>Microoperations(Fixed point<br>and floating point<br>representation) | T-1<br>R-2 |              | L4: Floating point numbers and its explanation L5: Fixed Point representation that includes arithmetic addition and subtraction                                                            | L4: Student will learn<br>the conversion of<br>floating point<br>numbers into other<br>number systems<br>L5: Student will learn<br>the difference<br>between fixed point<br>representation and its<br>error detection | Demonstration on white board                      | 10.0111 to decimal:                                                                                                                |
|        | Lecture 6 | Register Transfer and<br>Microoperations(Register<br>Transfer)                                |            | RW-1<br>RW-2 | Introduction to registers and its types                                                                                                                                                    | As a result of this<br>lecture students will<br>come to know the<br>implementation of<br>logic gates in<br>designing the circuits                                                                                     | Demonstration using presentation                  | Addition of 2<br>bits or 3 bits<br>using with or<br>without carry                                                                  |
|        | Lecture 7 | Register Transfer and<br>Microoperations(Register<br>Transfer Language)                       | T-1<br>R-3 | RW-2<br>RW-3 | Basic of Register<br>Transfer Language                                                                                                                                                     | Student will learn<br>about the<br>communication of<br>registers and their<br>communication<br>language                                                                                                               | Blend of<br>powerpoint<br>presentation with<br>AV | R3<- R1+R2 i.e.<br>adding the<br>contents of<br>register 2 and<br>register 3 and<br>then transfer the<br>result into<br>register 1 |

| Week 2 | Lecture 8  | Register Transfer and<br>Microoperations(Bus and<br>Memory Transfer) | T-1 |      | Implementation of 3 state bus buffers and memory transfer                                                    | Student will learn the transferring of information from one register to another using bus system of 4 registers                                                                                                                          | Demonstration on white board | Connectivity of<br>4 bit register<br>that includes<br>mesh<br>connectivity by<br>connecting each<br>bit of register<br>with each bit of<br>multiplexer |
|--------|------------|----------------------------------------------------------------------|-----|------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Week 3 | Lecture 9  | Register Transfer and Microoperations(Arithmetic Microoperations)    | T-1 |      | L9: Arithmetic micro operations in detail L10: Implementation of arithmetic operations using circuit diagram | L9: Students will understand different micro operation along with symbolic structure L10: As a result of this lecture students will be able to understand the implementation of all the arithmetic micro operations using single circuit | Demonstration on white board | Increment, Decre<br>ment, Binary<br>Addition, Binary<br>Subtract, 1s<br>complement,2s<br>complement.                                                   |
|        | Lecture 10 | Register Transfer and Microoperations(Arithmetic Microoperations)    | T-1 |      | L9: Arithmetic micro operations in detail L10: Implementation of arithmetic operations using circuit diagram | L9: Students will understand different micro operation along with symbolic structure L10: As a result of this lecture students will be able to understand the implementation of all the arithmetic micro operations using single circuit | Demonstration on white board | Increment, Decre<br>ment, Binary<br>Addition, Binary<br>Subtract, 1s<br>complement,2s<br>complement.                                                   |
|        | Lecture 11 | Register Transfer and<br>Microoperations(Logic<br>microoperations)   | T-1 | RW-3 | Logic Micro operations and its applications                                                                  | As a result of this<br>lecture student will<br>come to know how to<br>apply different logic<br>micro operations                                                                                                                          | Powerpoint presentation      | 1100 AND 0101<br>will give 0100                                                                                                                        |
|        | Lecture 12 | Register Transfer and<br>Microoperations(Shift<br>Microoperations)   |     | RW-2 | Detailed Implementation<br>of half adder ,full adder<br>and shift micro<br>operations                        | _                                                                                                                                                                                                                                        | Powerpoint presentation      | Logical shift left<br>on 1100 will<br>give 1000                                                                                                        |

| Week 3 | Lecture 12 | Register Transfer and<br>Microoperations(Half Adder<br>and Full Adder) |     | RW-2 | Detailed Implementation<br>of half adder ,full adder<br>and shift micro<br>operations                                                                                      | Students will be able<br>to understand the<br>difference between<br>logical shift left and<br>right or circular shift<br>left and right,half<br>adder full adder                             | Powerpoint presentation                           | Logical shift left<br>on 1100 will<br>give 1000                                                                                                                                                                   |
|--------|------------|------------------------------------------------------------------------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Week 4 | Lecture 13 | Instruction Codes and<br>Instruction Cycle(Instruction<br>codes)       | T-1 | AV-1 | Explanation of<br>Instruction codes,<br>illustration of stored<br>program organization<br>and difference of direct<br>and indirect addressing                              | As a result of this lecture students will come to know the size of basic computer's memory, its addressing and difference between direct and indirect addressing                             | Demonstration using white board                   | Size of memory<br>in basic<br>computer is<br>4096 * 16 which<br>states that<br>memory consists<br>of 4096 words<br>and each word is<br>16 bits in length                                                          |
|        | Lecture 14 | Instruction Codes and<br>Instruction Cycle(Common<br>Bus System)       | T-1 | AV-1 | L14: Brief introduction of all the registers being used in basic computer L15: Implementation of common bus system to ensure the efficient communication between registers | L14: Students will come to know the size and functionality of each register used L15: Students will understand how different registers used to communicate by having less circuitry involved | Blend of powerpoint presentation with AV          | L14: PC is used to store the address of next instruction like we used to implement one counter outside the classroom which denotes that the next students who entered the class will sit on which particular seat |
|        | Lecture 15 | Instruction Codes and Instruction Cycle(Common Bus System)             | T-1 | AV-1 | L14: Brief introduction of all the registers being used in basic computer L15: Implementation of common bus system to ensure the efficient communication between registers | L14: Students will come to know the size and functionality of each register used L15: Students will understand how different registers used to communicate by having less circuitry involved | Blend of<br>powerpoint<br>presentation with<br>AV | L14: PC is used to store the address of next instruction like we used to implement one counter outside the classroom which denotes that the next students who entered the class will sit on which particular seat |

| Week 4 | Lecture 16 | Instruction Codes and<br>Instruction Cycle(Types of<br>instructions) | T-1        |              | Detailed explanation of<br>different types of<br>instruction using their<br>formats                                                             | As a result of this<br>lecture students will<br>understand the<br>representation of 3<br>different types of<br>instructions in<br>memory  | Demonstration using white board |                                                                                                                                                        |
|--------|------------|----------------------------------------------------------------------|------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Week 5 | Lecture 17 | Instruction Codes and<br>Instruction Cycle(Timing<br>and control)    | T-1        | AV-3         | L17: Timing and control structure representation L18: Timing and control plus Allocation of test                                                | Students will learn<br>the timing sequence<br>of instructions in<br>which they execute                                                    | Demonstration using white board | Instruction1 will be completed in 3 sec and Instruction 2 will be completed in 4 secs, then calculate the total time taken to execute the instruction  |
|        | Lecture 18 | Instruction Codes and<br>Instruction Cycle(Timing<br>and control)    | T-1        | AV-3         | L17: Timing and control structure representation L18: Timing and control plus Allocation of test                                                | the timing sequence                                                                                                                       | Demonstration using white board | Instruction 1 will be completed in 3 sec and Instruction 2 will be completed in 4 secs, then calculate the total time taken to execute the instruction |
|        | Lecture 19 | Instruction Codes and<br>Instruction Cycle(Instruction<br>Cycle)     | T-1<br>R-4 | RW-3<br>AV-1 | L19: Four steps of instruction cycle along with Flowchart L20: Detailed explanation of each memory reference and register reference instruction | L19: As a result of this lecture student learn how an instruction executes L20: Students will learn the functionality of each instruction | Demonstration using white board | L19: Fetch,<br>decode, read an<br>effective address<br>and execute the<br>instruction<br>L20:<br>Add,sub,mul,div<br>,mov<br>instructions               |
|        | Lecture 20 | Instruction Codes and<br>Instruction Cycle(Instruction<br>Cycle)     | T-1<br>R-4 | RW-3<br>AV-1 | L19: Four steps of instruction cycle along with Flowchart L20: Detailed explanation of each memory reference and register reference instruction | L19: As a result of this lecture student learn how an instruction executes L20: Students will learn the functionality of each instruction | Demonstration using white board | L19: Fetch,<br>decode, read an<br>effective address<br>and execute the<br>instruction<br>L20:<br>Add,sub,mul,div<br>,mov<br>instructions               |

| Week 6 | Lecture 21 | Machine Language and Programming(Introduction of Machine Language)                    | T-1 | OR-1         | Machine language and<br>assembly language<br>difference along with<br>elements of assembly<br>language | As a result of this lecture students will understand the programmatic structure of assembly language.            | Blend of<br>powerpoint<br>presentation with<br>AV | ORG, END, MACRO, MEND are pseudo instructions and cannot be converted to machine                      |
|--------|------------|---------------------------------------------------------------------------------------|-----|--------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------|
|        |            | Machine Language and<br>Programming(Assembly<br>Language Basics)                      | T-1 | OR-1         | Machine language and<br>assembly language<br>difference along with<br>elements of assembly<br>language | As a result of this lecture students will understand the programmatic structure of assembly language.            | Blend of<br>powerpoint<br>presentation with<br>AV | ORG, END, MACRO, MEND are pseudo instructions and cannot be converted to machine                      |
|        | Lecture 22 | Machine Language and<br>Programming(Assembler<br>Basics)                              | T-1 | RW-1<br>AV-2 | Assembler first pass and second pass                                                                   | Students will<br>understand how<br>assembler converts<br>assembly language<br>program to machine<br>code         | Powerpoint presentation                           | Source code<br>(assembly<br>language) -><br>Assembler -><br>Machine Code                              |
|        | Lecture 23 | Machine Language and<br>Programming(Arithmetic<br>and Logic Operation<br>programming) | T-1 | RW-1         | Circuit explaining<br>arithmetic and logic<br>micro programming                                        | As a result of this<br>lecture students will<br>understand the<br>implementation of<br>ALU tasks                 | Demonstration using white board                   | P: R1<- R2,<br>(3 + 5) \times 2                                                                       |
|        | Lecture 24 |                                                                                       |     |              | Test 1                                                                                                 |                                                                                                                  |                                                   |                                                                                                       |
| Week 7 | Lecture 25 | Machine Language and Programming(program loops)                                       | T-1 |              | Implementation of subroutines and program loops                                                        | Students will learn<br>the difference<br>between functions<br>and subroutines and<br>the use of program<br>loops | Powerpoint presentation                           | Language<br>support,<br>Selfmodifying<br>code,<br>Subroutine<br>libraries, Return<br>by indirect jump |
|        |            | Machine Language and Programming(Subroutines)                                         | T-1 |              | Implementation of subroutines and program loops                                                        | Students will learn<br>the difference<br>between functions<br>and subroutines and<br>the use of program<br>loops | Powerpoint presentation                           | Language<br>support,<br>Selfmodifying<br>code,<br>Subroutine<br>libraries, Return<br>by indirect jump |
|        |            | Machine Language and Programming (Programming loops)                                  | T-1 |              | loops                                                                                                  | between functions<br>and subroutines and<br>the use of program<br>loops                                          | Powerpoint presentation                           | Language<br>support,<br>Selfmodifying<br>code,<br>Subroutine<br>libraries, Return<br>by indirect jump |

| Week 7 | Lecture 26 | Machine Language and<br>Programming(Input-Output<br>programming) | T-1 | AV-1<br>AV-2<br>AV-3 | Input output interfacing                                                                                                                                              | Students should learn<br>in<br>the lecture about the<br>programming<br>examples                                                                                                                                                       | Discussion and<br>Demonstration<br>using white board       | Channel I/O and<br>Port-mapped I/O                                       |
|--------|------------|------------------------------------------------------------------|-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------|
|        |            |                                                                  |     | SPI                  | LL OVER                                                                                                                                                               |                                                                                                                                                                                                                                       |                                                            |                                                                          |
| Week 7 | Lecture 27 |                                                                  |     |                      | Spill Over                                                                                                                                                            |                                                                                                                                                                                                                                       |                                                            |                                                                          |
|        | Lecture 28 |                                                                  |     |                      | Spill Over                                                                                                                                                            |                                                                                                                                                                                                                                       |                                                            |                                                                          |
|        |            |                                                                  |     | MI                   | D-TERM                                                                                                                                                                |                                                                                                                                                                                                                                       |                                                            |                                                                          |
| Week 8 | Lecture 29 | Central Processing Unit<br>(General Register<br>Organization)    | T-1 | RW-4                 | L29: Components of<br>CPU, Control word<br>L30: CPU organizations<br>and micro operations                                                                             | L29: Students will come to know the basic parts of CPU L30: Students will come to know the different ways of organization of a computer                                                                                               | Discussion and<br>demonstration<br>using white board       | LC4/MIPS/x86<br>Registers                                                |
|        | Lecture 30 | Central Processing Unit<br>(General Register<br>Organization)    | T-1 | RW-4                 | L29: Components of<br>CPU, Control word<br>L30: CPU organizations<br>and micro operations                                                                             | L29: Students will come to know the basic parts of CPU L30: Students will come to know the different ways of organization of a computer                                                                                               | Discussion and<br>demonstration<br>using white board       | LC4/MIPS/x86<br>Registers                                                |
|        | Lecture 31 | Central Processing Unit<br>(Organization of stacks)              | T-1 | RW-4                 | L31: Basics of control word, stacks and operations on stacks L32: Register stack organization along with PUSH, POP L33: Memory stack organization along with PUSH,POP | L31: Students will learn the basic data structure stack before staring its implementation L32: Students will understand the representation of stacks in registers L33: Students will come to know the memory representation of stacks | Discussion and demonstration using powerpoint presentation | STACK-> LIFO<br>PUSH-> Insert<br>new element<br>POP-> Remove<br>from TOS |

| Week 8 | Lecture 32 | Central Processing Unit<br>(Organization of stacks)     | T-1 | RW-4                 | L31: Basics of control word, stacks and operations on stacks L32: Register stack organization along with PUSH, POP L33: Memory stack organization along with PUSH,POP | L31: Students will learn the basic data structure stack before staring its implementation L32: Students will understand the representation of stacks in registers L33: Students will come to know the memory representation of stacks | Discussion and demonstration using powerpoint presentation | STACK-> LIFO<br>PUSH-> Insert<br>new element<br>POP-> Remove<br>from TOS |
|--------|------------|---------------------------------------------------------|-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------|
| Week 9 | Lecture 33 | Central Processing Unit<br>(Organization of stacks)     | T-1 | RW-4                 | L31: Basics of control word, stacks and operations on stacks L32: Register stack organization along with PUSH, POP L33: Memory stack organization along with PUSH,POP | L31: Students will learn the basic data structure stack before staring its implementation L32: Students will understand the representation of stacks in registers L33: Students will come to know the memory representation of stacks | Discussion and demonstration using powerpoint presentation | STACK-> LIFO<br>PUSH-> Insert<br>new element<br>POP-> Remove<br>from TOS |
|        | Lecture 34 | Central Processing Unit<br>(Reverse Polish Notation)    | T-1 | RW-1<br>RW-4<br>AV-3 | Infix, prefix and post fix notations                                                                                                                                  | Learn about different types of notations                                                                                                                                                                                              | Discussion and<br>Demonstration of<br>Animation            | 5 1 2 + 4 × +<br>3<br>- The expression<br>is evaluated left<br>toright   |
|        | Lecture 35 | Central Processing Unit(One<br>Address Instructions)    | T-1 | RW-1<br>RW-4         | Implementation of zero address and one address instructions                                                                                                           | Learn about three<br>address instruction<br>with the help of<br>example                                                                                                                                                               | Demonstration using white board                            | Addition of R2<br>AND R3 and<br>transfer the<br>same to R1               |
|        |            | Central Processing Unit<br>(Zero Address Instructions)  | T-1 | RW-1<br>RW-4         | Implementation of zero address and one address instructions                                                                                                           | Learn about three<br>address instruction<br>with the help of<br>example                                                                                                                                                               | Demonstration using white board                            | Addition of R2<br>AND R3 and<br>transfer the<br>same to R1               |
|        | Lecture 36 | Central Processing Unit<br>(Three address Instructions) | T-1 | RW-1                 | Implementation of three AND two address instruction                                                                                                                   | Student will learn its implementation                                                                                                                                                                                                 | Demonstration on white board                               | Add R1,R2,R3                                                             |
|        |            | Central Processing Unit<br>(Two Address Instructions)   | T-1 | RW-1                 | Implementation of three AND two address instruction                                                                                                                   | Student will learn its implementation                                                                                                                                                                                                 | Demonstration on white board                               | Add R1,R2,R3                                                             |

| Week 10 | Lecture 37 | Central Processing Unit<br>(Addressing Modes)                   |     | RW-1 | L37:Discussion of addressing modes and implementation of modes using numericals        | L37: Students will<br>learn the types of<br>addressing in<br>memory                                                                                                           | Demonstration using white board                      |                                                                                |
|---------|------------|-----------------------------------------------------------------|-----|------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------|
|         | Lecture 38 |                                                                 |     |      | Test 2                                                                                 |                                                                                                                                                                               |                                                      |                                                                                |
|         | Lecture 39 | Central Processing Unit<br>(RISC Instructions)                  | T-1 | RW-4 | RISC and CISC characteristics                                                          | Students will learn<br>the difference<br>between RISC and<br>CISC processors                                                                                                  | Demonstration<br>using powerpoint<br>presentation    | Computers using RISC and computers using CISC                                  |
|         | Lecture 40 | Pipeline processing(Parallel processing)                        | T-1 | RW-5 | L40: Parallel processing<br>L41: Pipeline<br>Processing                                | L40: Students will come to know about parallel processing and ways to improve the efficiency of system L41: Learn that how pipeline helps to improve the efficiency of system | Blend of<br>powerpoint<br>presentation with<br>AV    | Execute 5<br>instructions<br>simultaneously<br>and calculate the<br>efficiency |
| Week 11 | Lecture 41 | Pipeline processing(Parallel processing)                        | T-1 | RW-5 | L40: Parallel processing<br>L41: Pipeline<br>Processing                                | L40: Students will come to know about parallel processing and ways to improve the efficiency of system L41: Learn that how pipeline helps to improve the efficiency of system | Blend of<br>powerpoint<br>presentation with<br>AV    | Execute 5<br>instructions<br>simultaneously<br>and calculate the<br>efficiency |
|         | Lecture 42 | Pipeline processing<br>(Instruction and arithmetic<br>pipeline) | T-1 | RW-5 | L42: implementation of arithmetic pipeline L43: Implementation of instruction pipeline | L42: Learn about the addition or subtraction of two floating point numbers L43: Learn about how interrupt hinders the normal flow of execution                                | Discussion and<br>demonstration<br>using white board | Addition of 0.9504 and 0.8200                                                  |
|         | Lecture 43 | Pipeline processing<br>(Instruction and arithmetic<br>pipeline) | T-1 | RW-5 | L42: implementation of arithmetic pipeline L43: Implementation of instruction pipeline | L42: Learn about the addition or subtraction of two floating point numbers L43: Learn about how interrupt hinders the normal flow of execution                                | Discussion and<br>demonstration<br>using white board | Addition of 0.9504 and 0.8200                                                  |

An instruction plan is only a tentative plan. The teacher may make some changes in his/her teaching plan. The students are advised to use syllabus for preparation of all examinations. The students are expected to keep themselves updated on the contemporary issues related to the course. Upto 20% of the questions in any examination/Academic tasks can be asked from such issues even if not explicitly mentioned in the instruction plan.

| Week 11 | Lecture 44 | Pipeline processing(Pipeline hazards and their resolution) | T-1 | RW-5         | Pipeline hazards that includes resource conflicts, data conflicts and control conflicts | Students will learn<br>that by the use of<br>pipeline there are<br>certain parameters<br>that hinders its<br>execution | Powerpoint presentation      | Data<br>dependency<br>conflict:<br>ADD: R1,R2,R3<br>SUB: R4,R1,R5<br>SUB instruction<br>is dependent on<br>the execution of<br>ADD instruction           |
|---------|------------|------------------------------------------------------------|-----|--------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Week 12 | Lecture 45 | I/O subsystems(Input-output devices)                       | T-1 |              | Peripheral Devices and its implementation                                               | Learn about the use of various I/O devices                                                                             | Powerpoint presentation      | Magnetic tape, magnetic disk etc                                                                                                                         |
|         | Lecture 46 | I/O subsystems(Interfacing with IO devices)                | T-1 |              | Interfacing of I/O bus and Interface modules                                            | Learn about the interface of I/O systems                                                                               | Demonstration on white board | Connection of one bus using various devices                                                                                                              |
|         | Lecture 47 | I/O subsystems<br>(Asynchronous data transfer)             | T-1 | AV-1<br>AV-2 | Asynchronous data transfer mechanism                                                    | Learn about various transfer mechanisms                                                                                | Powerpoint presentation      |                                                                                                                                                          |
|         | Lecture 48 |                                                            |     |              | Test 3                                                                                  |                                                                                                                        |                              |                                                                                                                                                          |
| Week 13 | Lecture 49 | I/O subsystems(Concept of handshaking)                     | T-1 |              | Implementation details<br>of direct memory<br>access, Handshaking                       | Learn about the use of DMA ,its functions and handshaking                                                              | Powerpoint presentation      | CPU-IOP communication                                                                                                                                    |
|         |            | I/O subsystems(DMA data transfer)                          | T-1 |              | Implementation details<br>of direct memory<br>access, Handshaking                       | Learn about the use of DMA ,its functions and handshaking                                                              | Powerpoint presentation      | CPU-IOP communication                                                                                                                                    |
|         | Lecture 50 | Memory technology<br>(Memory hierarchy)                    | T-1 |              | Hierarchy of memories available                                                         | Learn about the different types of memory present                                                                      | Powerpoint presentation      | Main memory,<br>Auxiliary<br>memory, static<br>and dynamic                                                                                               |
|         | Lecture 51 | Memory technology(Cache memory and memory hierarchy)       | T-1 |              | RAM and Cache difference                                                                | Learn about the<br>difference between<br>RAM and cache and<br>its use                                                  | Powerpoint presentation      | Selection of<br>books from<br>Library is<br>MAIN memory<br>and placing the<br>selected books<br>on your book<br>shelf at your<br>home is Cache<br>memory |

| Week 13 | Lecture 51 | Memory technology(Cache memory)                              | T-1 | RAM and Cache difference                                                 | Learn about the<br>difference between<br>RAM and cache and<br>its use | Powerpoint presentation                      | Selection of<br>books from<br>Library is<br>MAIN memory<br>and placing the<br>selected books<br>on your book<br>shelf at your<br>home is Cache<br>memory |
|---------|------------|--------------------------------------------------------------|-----|--------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | Lecture 52 | Memory technology<br>(Associative memory)                    | T-1 | Implementation and components of auxiliary memory and associative memory |                                                                       | Powerpoint presentation                      |                                                                                                                                                          |
| Week 14 | Lecture 53 | Memory technology(Virtual memory and memory management unit) | T-1 | Logical and physical address space                                       | Learn about the hardware used for virtual memory management           | Discussion and demonstration using animation | Paging and<br>segmentation<br>hardware can be<br>discussed                                                                                               |
|         | Lecture 54 | Memory technology(Virtual memory and memory management unit) | T-1 | Logical and physical address space                                       | Learn about the hardware used for virtual memory management           | Discussion and demonstration using animation | Paging and<br>segmentation<br>hardware can be<br>discussed                                                                                               |
|         |            |                                                              |     | SPILL OVER                                                               | '                                                                     | '                                            | 1                                                                                                                                                        |
| Week 14 | Lecture 55 |                                                              |     | Spill Over                                                               |                                                                       |                                              |                                                                                                                                                          |
|         | Lecture 56 |                                                              |     | Spill Over                                                               |                                                                       |                                              |                                                                                                                                                          |
| Week 15 | Lecture 57 |                                                              |     | Spill Over                                                               |                                                                       |                                              |                                                                                                                                                          |
|         | Lecture 58 |                                                              |     | Spill Over                                                               |                                                                       |                                              |                                                                                                                                                          |
|         | Lecture 59 |                                                              |     | Spill Over                                                               |                                                                       |                                              |                                                                                                                                                          |
|         | Lecture 60 |                                                              |     | Spill Over                                                               |                                                                       |                                              |                                                                                                                                                          |

## **Scheme for CA:**

CA Category of this Course Code is:A0203 (2 best out of 3)

| Component | Weightage (%) |
|-----------|---------------|
| Test      | 50            |
| Test      | 50            |
| Test      | 50            |

## **Details of Academic Task(s)**

| Academic Task | Objective                                                                    | Detail of Academic Task                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Nature of Academic<br>Task<br>(group/individuals) | Academic Task<br>Mode | Marks | Allottment /<br>submission<br>Week |
|---------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------|-------|------------------------------------|
| Test 1        | To evaluate the student performance on the basis of contents taught in class | Basic organization of computers: Block level description of the functional units, Fetch cycle, Decode and execute cycle, Machine instructions: Instruction set architectures, Assembly language programming, Addressing modes, Instruction cycles, Registers and storage, RISC versus CISC architectures, Inside a CPU ,Information representation: Floating point representation, Computer arithmetic and their implementation, Fixed-point arithmetic, Arithematic addition and subtraction, Multiplication and division, Arithmetic logic units control | Individual                                        | Offline               | 30    | 3/5                                |
| Test 2        | To evaluate students<br>on the basis of their<br>understanding in<br>class   | General Register Organization, Addressing Modes,<br>Reverse Polish Notation, Three address Instructions, One Address<br>Instructions, RISC<br>Instructions, Zero Address Instructions, Two Address Instructions,<br>Organization of<br>stacks                                                                                                                                                                                                                                                                                                              | Individual                                        | Offline               | 30    | 10 / 11                            |
| Test 3        | To evaluate the student performance on the basis of contents taught in class | Pipeline processing: Instruction and arithmetic pipeline, Pipeline hazards and their resolution, Parallel processing.  Memory technology: Cache memory and memory hierarchy, Virtual memory and memory management unit, Memory hierarchy, Associative memory, Cache memory  I/O subsystems: Input-output devices, Interfacing with IO devices, Concept of handshaking.                                                                                                                                                                                     | Individual                                        | Offline               | 30    | 11 / 12                            |